# **T-Spice Examples — Contents**

| Introduction The T-Spice Pro™ Circuit Simulation System | 2  |
|---------------------------------------------------------|----|
| Circuit Analysis Examples                               | 4  |
| Example 1: DC Operating Point Analysis                  |    |
| Schematic                                               |    |
| SPICE Simulation Setup in S-Edit                        |    |
| Export the Netlist to T-Spice                           |    |
| T-Spice Input                                           |    |
| Output                                                  |    |
| Open the Output File                                    |    |
| Example 2: DC Transfer Analysis                         |    |
| Schematic                                               |    |
| T-Spice Input                                           |    |
| Output                                                  |    |
| Example 3: Transient Analysis—Inverter                  |    |
| Schematic                                               |    |
| T-Spice Input                                           |    |
| Output                                                  |    |
| Example 4: AC Analysis                                  |    |
| Schematic                                               |    |
| T-Spice Input                                           |    |
| Output                                                  |    |
| Example 5: Using Subcircuits                            |    |
| Schematic                                               |    |
| T-Spice Input                                           |    |
| Output                                                  | 23 |
| Example 6: Transient Analysis—CMOS D-Latch              |    |
| Schematic                                               | 24 |
| T-Spice Input                                           | 24 |
| Output                                                  | 25 |
| Example 7: Transient Analysis, Powerup Mode             | 27 |
| Schematic                                               | 27 |
| T-Spice Input                                           | 27 |
| Output                                                  | 31 |
| Index                                                   | 32 |
| Credits                                                 | 34 |

## 1 Introduction

## The T-Spice Pro™ Circuit Simulation System

The design cycle for the development of electronic circuits includes an important pre-fabrication verification phase. Because of the expense and time pressures associated with the fabrication step, accurate verification is crucial to efficient design. The role of T-Spice is to help design and verify a circuit's operation by numerically solving the differential equations describing the circuit. T-Spice simulation results allow circuit designers to verify and fine-tune designs before submitting them for fabrication.

T-Spice Pro is a complete circuit design and analysis system that includes:

- S-Edit schematic editor. S-Edit is a powerful design capture and analysis package that can generate netlists directly usable in T-Spice simulations.
- **T-Spice circuit simulator**. T-Spice performs fast and accurate simulation of analog and mixed analog/digital circuits. The simulator includes the latest and best device models available, as well as coupled line models and support for user-defined device models via tables or C functions.
- **W-Edit waveform viewer**. W-Edit displays T-Spice simulation output waveforms as they are being generated during simulation.

T-Spice uses an extended version of the SPICE input language that is compatible with all industry-standard SPICE simulation programs. All of SPICE's device models are incorporated, as well as resistors, capacitors, inductors, mutual inductors, single and coupled transmission lines, current sources, voltage sources, controlled sources, and a full complement of the latest advanced semiconductor device models from Berkeley and Philips Labs.

T-Spice also incorporates numerous innovations and improvements not found in other SPICE and SPICE-compatible simulators:

Speed. T-Spice provides highly optimized code for evaluating device models, formulating the systems of linear equations, and solving those systems. In addition to the standard direct model evaluation, T-Spice also provides the option of table-base transistor model evaluation, in which the results of device model evaluations are stored in tables and reused. Because evaluation of device models can be computationally expensive, this technique can yield dramatic simulation speed increases.

.i.T-Spice:speed;
.i.tables;
.i.speed;

- Convergence. T-Spice uses advanced mathematical methods to achieve superior numerical stability. Large circuits and feedback circuits, impossible to analyze with other SPICE products, can be simulated in T-Spice.
- .i.convergence;.i.T-Spice:convergence;
  - Accuracy. T-Spice uses very accurate numerical methods and charge conservation to achieve superior simulation accuracy.

#### .i.accuracy;

#### .i.T-Spice:accuracy;

Macromodeling. T-Spice simulates circuits containing "black box" macrodevices. A macrodevice can directly use experimental data as its device model. Macrodevices can also represent complex devices, such as logic gates, for which only the overall transfer characteristics are of interest.

#### .i.macromodels;

- Input language extensions. The T-Spice input language is an enriched version of the standard SPICE language. It contains many enhancements, including parameters, algebraic expressions, and a powerful bit and bus input wave specification syntax.
- **External model interface**. You can develop custom device models using C or C++.
- Runtime waveform viewing. The W-Edit waveform viewer displays graphical results during simulation. T-Spice analysis results for voltages, currents, charges, and power can be written to single or multiple files.
- .i).T-Spice Pro:tool flow;
- .i.<\$endrange>tools:recommended flow;
- .i(.symbols:devices, list of;

# **2 Circuit Analysis Examples**

This collection of examples provides a hands-on introduction to the integrated components of the T-Spice Pro circuit analysis suite. The most common types of analysis and simulation features are demonstrated, including DC operating point computations, DC transfer sweeps, transient analysis, AC and noise analysis, and direct versus table-based model evaluation.

## **Example 1: DC Operating Point Analysis**

DC operating point analysis finds a circuit's steady-state condition, obtained (in principle) after the input voltages have been applied for an infinite amount of time.

Schematic ...\Tanner EDA\Tanner Tools v12.6\T-Spice\AnalysisExamples\

Inverter\_TestBench OperatingPoint

T-Spice Input ....\Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\

InverterOP.sp

Output ...\Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\

InverterOP.out

#### **Schematic**



(This CMOS inverter is also used in Example 2: DC Transfer Analysis and Example 3: Transient Analysis—Inverter.)

Each of the components visible in the schematic has properties associated with it. Properties are textual elements, created in S-Edit, that are attached to an object and provide key information about its design and simulation commands in T-Spice.

If you "push in" to open a specific instance, you can see that the physical dimensions of the component **N1** in the inverter are defined by the properties:

M = 1 W = 2.5u

L = 0.25u

**N1** is an instance of the symbol **NMOS**, which represents an *n*-channel MOSFET transistor. Properties that describe the operation of a generic *n*-channel MOSFET are defined at the symbol level. Properties specific to component **N1**, such as length and width, are defined when **N1** is created. Property values defined at the component level take precedence over default (symbol) values.

#### SPICE Simulation Setup in S-Edit

Prior to running the T-Spice simulation, the analysis commands and all processing options need to be established. This is accomplished using the **Setup SPICE Simulation** dialog in S-Edit.

- Ensure that you are viewing the top level schematic. For this example, the top level cell is named inverter\_TestBench OperatingPoint. Right-click on inverter\_TestBench in the Libraries window and use Open View to select the schematic OperatingPoint.
- ✓ Use Setup > SPICE Simulation to launch the Setup SPICE Simulation dialog. The proper simulation settings for the Inverter\_TestBench example have already been entered for you. Note that the DC Operating Point Analysis box is checked. Also note the settings in the General options for File Search Path and Include Files.



#### Export the Netlist to T-Spice

- ☑ In the inverter\_Testbench Operating Point schematic, use Tools > Design Checks to execute the Design Checker.
- The **Design Checker** will display any violation or errors in the **Command** window. There should not be any errors in the file **inverter\_Testbench Operating Point**.
- Press the T-Spice icon ( to export a T-Spice netlist file named **inverterOP.sp**. S-Edit will launch T-Spice with the **inverterOP.sp** netlist open.

#### T-Spice Input

```
******* Simulation Settings - General section *******
.option search="C:\src\TannerToolsShippingFiles\Libraries\Models"
.lib "Generic_025.lib" TT
```

```
*----- Devices: SPICE.ORDER < 0 -----
* Design: AnalysisExamples / Cell: Inverter_TestBench / View: OperatingPoint
   / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: Operating point analysis testbench of an inverter
* Date: 06/15/2007 2:56:17 PM
* Revision: 0
******* Subcircuits *********
.subckt INV A Out Gnd Vdd
*----- Devices: SPICE.ORDER < 0 -----
* Design: LogicGates / Cell: INV / View: Main / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: Inverter
* Date: 06/15/2007 2:56:17 PM
* Revision: 0
*----- Devices: SPICE.ORDER == 0 -----
MP1 Out A Vdd Vdd PMOS W=2.5u L=250n M=2 AS=4.5p PS=13.6u AD=3.125p PD=7.5u
MN1 Out A Gnd 0 NMOS W=2.5u L=250n AS=2.25p PS=6.8u AD=2.25p PD=6.8u
****** Simulation Settings - Parameters and SPICE Options *******
.param Vpwr = 3.3v
*----- Devices: SPICE.ORDER == 0 ------
VVin N 2 Gnd DC 1
XX1 N_2 N_1 Gnd Vdd INV
VVpower Vdd Gnd DC Vpwr
CC1 N_1 Gnd 1p
****** Simulation Settings - Analysis section *******
.op
****** Simulation Settings - Additional SPICE commands ******
.end
```

Two transistors, **MP1** and **MN1**, are defined in **inverterOP.sp**. These are MOSFETs, as indicated by the key letter **M** that begins their names. Following each transistor name are the names of its terminals in the required order: drain–gate–source–bulk. Then the model name (**PMOS** or **NMOS** in this example) and physical characteristics, such as length and width, are specified.

A capacitor **CC1** (signified by the key letter **C**) connects nodes **N 1** and **GND** with a capacitance of 1p. (Strictly speaking, the capacitor could be omitted from the circuit for this example, since it does not affect the DC operation of the inverter.)

Two DC voltage sources are defined: **VVin**, which sets node **N2** to 1.0 volt relative to ground and **VVpower**, which sets node **Vdd** to 3.3 volts as defined by the variable **Vpwr**.

Notice that the simulation settings which were entered in the SPICE Simulation Setup dialog resulted in .option, .lib, and .op commands being written to the T-Spice input file. The .lib command causes T-Spice to read the contents of the Generic\_025.lib library file for the evaluation of transistors MP1 and MN1, and the search option identifies the path to the library files. In this case, the library file contains two device .model commands, describing MOSFET models PMOS and NMOS, as shown below for PMOS:

```
.MODEL PMOS PMOS (
                                                      LEVEL
                                                               = 49
+VERSION = 3.1
                           TNOM
                                    = 27
                                                       TOX
                                                               = 5.6E-9
                           NCH
                                    = 4.1589E17
+XJ
         = 1E-7
                                                       VTH0
                                                               = -0.4935548
         = 0.6143278
                                                               = 0
+K1
                           K2
                                    = 6.804492E-4
                                                      K3
+K3B
         = 5.8844074
                           WΟ
                                    = 1E-6
                                                      NLX
                                                               = 6.938169E-9
         = 0
                           DVT1W
                                                      DVT2W
+DVT0W
                                    = 0
                                                               = 0
+DVT0
         = 2.3578746
                           DVT1
                                    = 0.7014778
                                                      DVT2
                                                               = -0.1881376
                                                               = 1E-21
+U0
         = 100
                           IJA
                                    = 9.119231E-10
                                                      UΒ
+UC
         = -1E-10
                           VSAT
                                    = 1.782051E5
                                                      A0
                                                               = 0.9704347
+AGS
         = 0.1073973
                           B0
                                    = 2.773991E-7
                                                      B1
                                                               = 8.423987E-7
+KETA
         = 0.0104811
                           A1
                                    = 0.0193128
                                                      A2
                                                               = 0.3
+RDSW
         = 694.5830247
                           PRWG
                                    = 0.3169639
                                                      PRWB
                                                               = -0.1958978
+WR
         = 1
                           WINT
                                    = 0
                                                      LINT
                                                               = 2.971337E-8
+XL
         = 0
                           XW
                                    = -4E-8
                                                      DWG
                                                               = -2.967296E-8
+DWB
         = -2.31786E-10
                           VOFF
                                    = -0.1152095
                                                      NFACTOR = 1.1064678
+CIT
         = 0
                           CDSC
                                    = 2.4E-4
                                                       CDSCD
                                                               = 0
+CDSCB
         = 0
                           ETA0
                                    = 0.3676411
                                                       ETAB
                                                               = -0.0915241
+DSUB
         = 1.1089801
                           PCLM
                                    = 1.3226289
                                                       PDIBLC1 = 9.913816E-3
+PDIBLC2 = -1.499968E-6
                           PDIBLCB = -1E-3
                                                      DROUT
                                                               = 0.1276027
         = 8E10
                           PSCBE2
                                    = 5.772776E-10
+PSCBE1
                                                      PVAG
                                                               = 0.0135936
         = 0.01
+DELTA
                           RSH
                                    = 3
                                                      MOBMOD
                                                               = 1
         = 0
                           UTE
+PRT
                                    = -1.5
                                                      KT1
                                                               = -0.11
+KT1L
         = 0
                           KT2
                                    = 0.022
                                                      UA1
                                                               = 4.31E-9
         = -7.61E-18
                                                               = 3.3E4
+UB1
                           UC1
                                    = -5.6E-11
                                                      AΤ
+WL
         = 0
                           WLN
                                    = 1
                                                      WW
                                                               = 0
                           WWL
                                    = 0
                                                               = 0
+WWN
         = 1
                                                      LL
         = 1
                           LW
                                    = 0
                                                      LWN
                                                               = 1
+LLN
         = 0
                                                               = 0.5
+LWL
                           CAPMOD
                                    = 2
                                                      XPART
+CGDO
         = 5.59E-10
                           CGSO
                                    = 5.59E-10
                                                       CGBO
                                                               = 5E-10
+CJ
         = 1.857995E-3
                           PΒ
                                    = 0.9771691
                                                      ΜJ
                                                               = 0.4686434
+CJSW
         = 3.426642E-10
                           PBSW
                                    = 0.871788
                                                      MJSW
                                                               = 0.3314778
+CJSWG
         = 2.5E-10
                           PBSWG
                                    = 0.871788
                                                      MJSWG
                                                               = 0.3314778
                                    = 4.137981E-3
+CF
         = 0
                           PVTH0
                                                      PRDSW
                                                               = 7.2931065
+PK2
         = 2.600307E-3
                           WKETA
                                    = 0.0192532
                                                      LKETA
                                                               = -5.972879E-3
   )
```

**Generic\_025.lib** assigns values to various Level 49 MOSFET model parameters for both *n*- and *p*-channel devices. T-Spice uses these parameters to evaluate Level 49 MOSFET model equations.

The .op command performs a DC operating point calculation and writes the results to the file specified in the Simulation > Run Simulation dialog.

#### Run the Simulation In T-Spice

- $\square$  With **inverterOP.sp** open in T-Spice, use **File > Save** to save the file.
- ☐ Click the **Run Simulation** button ( **)** ) in the T-Spice simulation toolbar.
- ☑ In the **Run Simulation** dialog, click **Start Simulation**.
- ☐ T-Spice will open a new window displaying the simulation log.

#### Output

The output file lists the DC operating point information for the circuit. You can read this file in T-Spice or any text editor.

#### Open the Output File

☑ If if not already displayed, select **View > Simulation Manager** from the T-Spice menu to open the **Simulation Manager**:



- Select the **InverterOP.out** display line in the window, then click the **Show Output** button to open the output file **InverterOP.out** in a new T-Spice window.
- If you prefer to view the output in a text editor, simply open **InverterOP.out** as a text file. (It is located in the same directory as the input file.)
- The output file contains the following DC operating point information (in addition to comments of various kinds, not shown here. (You can also view DC operating voltages, currents and small-signal parameters in S-Edit.)

```
DC ANALYSIS - temperature=25.0
v(N_1) = 3.0633e+000
v(N_2) = 1.0000e+000
v(Vdd) = 3.3000e+000
i1(VVin) = 0.0000e+000
i2(VVin) = 0.0000e+000
i1(VVpower) = -3.1508e-004
i2(VVpower) = 3.1508e-004
```

## **Example 2: DC Transfer Analysis**

DC transfer analysis is used to study the voltage or current at one set of points in a circuit as a function of the voltage or current at another set of points. This is done by *sweeping* the source variables over specified ranges and recording the output.

| Schematic     | \Tanner EDA\Tanner Tools v12.6\T-Spice\AnalysisExamples\ Inverter_Testbench DCAnalysis |
|---------------|----------------------------------------------------------------------------------------|
| T-Spice Input | \Tanner EDA \Tanner Tools v12.6 \T-Spice \Simulation Results \ inverter DC.sp          |
| Output        | \Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\ inverterDC.out               |

#### **Schematic**



This schematic includes a **.print** command, which measures and records voltages at the input and output nodes of the circuit. The command is contained within the **DC analysis output** cell.

### **T-Spice Input**

If T-Spice is open when you run the simulation in S-Edit, the SPICE file **inverterDC.sp** will open and run automatically.

```
******** Simulation Settings - General section *******
.option search="...\Tanner EDA\Tanner Tools v12.6\Libraries\Models"
.probe
.option probev
.lib "Generic_025.lib" TT

*----- Devices: SPICE.ORDER < 0 -----
* Design: AnalysisExamples / Cell: Inverter_TestBench / View: DCAnalysis / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: DC analysis testbench of an inverter
* Date: 06/15/2007 2:56:17 PM</pre>
```

```
* Revision: 0
****** Subcircuits **********
.subckt INV A Out Gnd Vdd
*----- Devices: SPICE.ORDER < 0 -----
* Design: LogicGates / Cell: INV / View: Main / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: Inverter
* Date: 06/15/2007 2:56:17 PM
* Revision: 0
*----- Devices: SPICE.ORDER == 0 ------
MP1 Out A Vdd Vdd PMOS W=2.5u L=250n M=2 AS=4.5p PS=13.6u AD=3.125p PD=7.5u
MN1 Out A Gnd 0 NMOS W=2.5u L=250n AS=2.25p PS=6.8u AD=2.25p PD=6.8u
.ends
****** Simulation Settings - Parameters and SPICE Options *******
.param Vpwr = 3.3v
*----- Devices: SPICE.ORDER == 0 ------
VVin In Gnd DC 1
XX1 In Out Gnd Vdd INV
VVpower Vdd Gnd DC Vpwr
CC1 Out Gnd 1p
*----- Devices: SPICE.ORDER > 0 -----
.PRINT DC V(Out)
.PRINT DC V(In)
****** Simulation Settings - Analysis section *******
.dc lin VVin 0.0 3.3 0.02 lin VVpower 2.3 4.3 0.5
****** Simulation Settings - Additional SPICE commands *******
.end
```

The .DC command, indicating transfer analysis, is followed by the parameter lin, which specifies a linear sweep. Next is a list of sources to be swept, and the voltage ranges across which the sweeps are to take place.

In this example, **VVin** will be swept from 0 to 3.3 volts in 0.02 volt increments, and **VVpower** will be swept from 2.3 to 4.3 volts in 0.5 volt increments.

The transfer analysis will be performed as follows: **VVpower** will be set at 2.3 volts and **V1** will be swept over its specified range; **VVpower** will then be incremented to 2.5 volts and **V1** will be reswept over its range; and so on, until **VVpower** reaches the upper limit of its range.

The .DC command ignores the values assigned to the voltage sources VVpower and VVin in the voltage source statements; however, they must be declared in those statements.

The resulting voltages for nodes **IN** and **OUT** are reported by the **.PRINT DC** command to the specified destination.

#### Output

When W-Edit launches, simulation results of the same data type, which in this case is voltage, are automatically plotted on a single chart. In this example, traces were separated into different charts and

reorganized (according to data type) using the commands in **Chart > Expand Chart** (page 109) of the W-Edit menu.

The charts below show input and output voltages to the circuit, with separate traces for each sweep of  $\mathbf{v}(\mathbf{Out})$ . To view detailed information about a trace, double-click on the trace or on the trace label located in the upper right corner of the chart.



The **Trace Properties** dialog displays the value of parameter v(Out) corresponding to each trace, as well as labels and line properties. For more information on trace properties, see "Properties" on page 100 of the *W-Edit User Guide*.



## **Example 3: Transient Analysis—Inverter**

Transient analysis provides information on how circuit elements vary with time.

The basic T-Spice command for transient analysis has three modes. In the *op* mode (default), the DC operating point is computed, and T-Spice uses this as the starting point for the transient simulation. Example 3 illustrates this option. (The powerup startup mode is shown in "Example 7: Transient Analysis, Powerup Mode" on page 27.)

| Schematic     | \Tanner EDA\Tanner Tools v12.6\T-Spice\AnalysisExamples\ InverterTRAN      |
|---------------|----------------------------------------------------------------------------|
| T-Spice Input | \Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\ InverterTRAN.sp  |
| Output        | \Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\ InverterTRAN.out |

#### **Schematic**



### **T-Spice Input**

```
******* Simulation Settings - General section *******
.option search="...\Tanner EDA\Tanner Tools v12.6\Libraries\Models"
.probe
.option probev
.option probei
.lib "Generic_025.lib" TT

*---- Devices: SPICE.ORDER < 0 -----
* Design: AnalysisExamples / Cell: Inverter_TestBench / View:
    TransientAnalysis / Page:
```

```
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: Transient analysis testbench of an inverter
* Date: 12/18/2005 7:28:14 PM
* Revision: 5
******* Subcircuits *********
.subckt INV A Out Gnd Vdd
*----- Devices: SPICE.ORDER < 0 -----
* Design: LogicGates / Cell: INV / View: Main / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: Inverter
* Date: 12/18/2005 7:28:14 PM
* Revision: 5
*----- Devices: SPICE.ORDER == 0 -----
MP1 Out A Vdd Vdd PMOS W=2.5u L=250n M=2 AS=4.5p PS=13.6u AD=3.125p PD=7.5u
MN1 Out A Gnd 0 NMOS W=2.5u L=250n AS=2.25p PS=6.8u AD=2.25p PD=6.8u
.ends
****** Simulation Settings - Parameters and SPICE Options *******
.param Vpwr = 3.3v
*----- Devices: SPICE.ORDER == 0 ------
VVin In Gnd PULSE(0 Vpwr 0 1n 1n 49n 100n)
XX1 In Out Gnd Vdd INV
VVpower Vdd Gnd DC Vpwr
CC1 Out Gnd 1p
*----- Devices: SPICE.ORDER > 0 -----
.PRINT TRAN V(Out)
.PRINT TRAN V(In)
.MEASURE TRAN RiseDelay MeasureDelay 1 TRIG v(In) VAL='(Vpwr-0)*50/100+0'
   TD='0' RISE=1 TARG v(Out) VAL='(Vpwr-0)*50/100+0' TD='0' FALL=1 OFF
.MEASURE TRAN FallDelay_MeasureDelay_1 TRIG v(In) VAL='(Vpwr-0)*50/100+0'
   TD='0' FALL=1 TARG v(Out) VAL='(Vpwr-0)*50/100+0' TD='0' RISE=1 OFF
.MEASURE TRAN AvgDelay
   PARAM='(RiseDelay_MeasureDelay_1+FallDelay_MeasureDelay_1)/2.0' ON
.MEASURE TRAN FallTime TRIG v(Out) VAL='(Vpwr-0)*90/100+0' TD=0 Fall=1 TARG
   v(Out) VAL='(Vpwr-0)*10/100+0' TD=0 FALL=1 ON
.MEASURE TRAN RiseTime TRIG v(Out) VAL='(Vpwr-0)*10/100+0' TD=0 RISE=1 TARG
   v(Out) VAL='(Vpwr-0)*90/100+0' TD=0 RISE=1 ON
****** Simulation Settings - Analysis section *******
.tran 250p 300n
****** Simulation Settings - Additional SPICE commands *******
.end
```

This circuit is similar to that of Example 1, except that voltage source **VVin** here generates a pulse (indicated by the keyword **pulse**) to **In**, rather than setting a constant value.

The times and voltages that define the "legs" of the waveform are specified in the arguments to **pulse**. The initial current is zero amperes and the peak current is **Vpwr**, with an initial delay of zero seconds. The rise and fall times are one nanosecond, with a pulse width of 49 nanoseconds and a pulse period of 100 nanoseconds.

The .tran command specifies the characteristics of the transient analysis to be performed; in this example the maximum time step allowed is 250 pico with a total duration of 300 nanoseconds.

## Output



## **Example 4: AC Analysis**

AC analysis characterizes the circuit's behavior dependence on small-signal input frequency. It involves three steps: (1) calculating the DC operating point; (2) linearizing the circuit; and (3) solving the linearized circuit for each frequency.

This example involves a standard operational amplifier, consisting of one PMOS, one NMOS, a transconductance amplifier and one capacitor.

| Schematic     | \Tanner EDA\Tanner Tools v12.6\T-Spice\AnalysisExamples\ OpAmp_TestBench AC_Noise_Analysis |
|---------------|--------------------------------------------------------------------------------------------|
| T-Spice Input | \Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\                                  |
| Output        | \Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\ OpAmpAC.out                      |

#### **Schematic**



#### **T-Spice Input**

```
******** Simulation Settings - General section *******
.option Accurate
.option search="...\Tanner EDA\Tanner Tools v12.6\Libraries\Models"
.probe
.option probev
.option probei
.lib "Generic_025.lib" TT

************** Subcircuits **********
.subckt TransAmp in1 in2 out vbias Gnd Vdd
*------
* Design: AnalysisExamples / Cell: TransAmp / View: Main / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
```

```
* Info: Transconductance Amplifier
* Date: 06/15/2007 2:56:17 PM
* Revision: 0
*----- Devices: SPICE.ORDER == 0 -----
MMP1 vm1 vm1 Vdd Vdd PMOS W=2u L=2u AS=1.8p PS=5.8u AD=1.8p PD=5.8u
MMP2 out vm1 Vdd Vdd PMOS W=2u L=2u AS=1.8p PS=5.8u AD=1.8p PD=5.8u
MMN1 vm1 in1 vn1 0 NMOS W=2u L=2u AS=1.8p PS=5.8u AD=1.8p PD=5.8u
MMN2 out in2 vn1 0 NMOS W=2u L=2u AS=1.8p PS=5.8u AD=1.8p PD=5.8u
MMN3 vn1 vbias Gnd 0 NMOS W=2u L=3u AS=1.8p PS=5.8u AD=1.8p PD=5.8u
.ends
*----- Devices: SPICE.ORDER == 0 ------
XX1 in1 in2 vf1 vbias Gnd Vdd TransAmp
MMP1 Out vf1 Vdd Vdd PMOS W=6u L=2u AS=5.4p PS=13.8u AD=5.4p PD=13.8u
CComp vf1 Out 200f
MMN1 Out vbias Gnd 0 NMOS W=3u L=2u AS=2.7p PS=7.8u AD=2.7p PD=7.8u
.ends
****** Simulation Settings - Parameters and SPICE Options *******
.param Vpwr = 3.3v
*----- Devices: SPICE.ORDER == 0 ------
VVdd Vdd Gnd DC Vpwr
VVdiff in2 in1 DC 0 AC 1 90
VVcm in1 Gnd DC Vpwr/2
VVbias vbias Gnd DC 700m
CCout Out Gnd 200f
XX1 Out in1 in2 vbias Gnd Vdd OpAmp
*----- Devices: SPICE.ORDER > 0 -----
.PRINT AC Vdb(Out)
.PRINT AC Vp(Out)
.PRINT NOISE INOISE
.PRINT NOISE ONOISE
.PRINT NOISE TRANSFER dn(XX1.XX1.MMN3)
.MEASURE NOISE InputNoise<nv/Hz^0.5> FIND 'inoise/1E-9' WHEN Vdb(Out)=0 ON
.MEASURE AC UnityGainBandwidth<Hz> WHEN Vdb(Out)=0 ON
.MEASURE AC MeasureGainBandwidthProduct_1_Gain MAX vdb(Out) OFF
.MEASURE AC MeasureGainBandwidthProduct_1_UGFreq WHEN Vdb(Out)=0 OFF
.MEASURE AC GainBandwidth<Hz>
   PARAM='MeasureGainBandwidthProduct_1_Gain*MeasureGainBandwidthProduct_1_U
   GFreq' ON
.MEASURE AC Gain<db> MAX vdb(Out) ON
.MEASURE AC PhaseMargin<deg> FIND '90+vp(Out)' WHEN vdb(Out)=0 ON
****** Simulation Settings - Analysis section *******
.op
.ac dec 10 1 100Meg
.noise v(Out) VVdiff 5
```

Three voltage sources (in addition to **Vdd**) are defined.

- Vdiff sets the DC voltage difference between nodes IN2 and IN1 to 0 volts; the AC magnitude is 1 volt and its AC phase is 90 degrees.
- Vcm sets node IN1 to 2 volts, relative to GND.
- **Vbias** sets node **vbias** to 700 millevolts, relative to **GND**.

The .ac command performs an AC analysis. Following the .ac keyword is information concerning the frequencies to be swept during the analysis. In this case, the frequency is swept logarithmically, by

decades (**DEC**); 10 data points are to be included per decade; the starting frequency is 1 Hz and the ending frequency is 100 MHz.

The .PRINT command writes the voltage magnitude (in decibels) and phase (in degrees), respectively, for the node OUT to the specified file. (The other print and measurement commands are discussed in later examples.)

### **Output**

The AC simulation will result in **AC** small-signal model parameters being written to the output file, in addition to all output generated from the **.print** statements.



### **Example 5: Using Subcircuits**

Subcircuit definitions allow arbitrarily complex arrangements of nodes and devices to be easily reused multiple times in a circuit. A subcircuit definition in S-Edit is contained within a cell definition, and is comprised of both a schematic view and a symbol view. Each instance of the symbol encapsulates the subcircuit schematic, allowing a simple but complete representation of subcircuit dynamics.

Example 5 uses a NAND gate to illustrate the use of subcircuit definitions and subcircuit parameters.

| Schematic     | \Tanner EDA\Tanner Tools v12.6\T-Spice\AnalysisExamples\ Subcircuit_Testbench |
|---------------|-------------------------------------------------------------------------------|
| T-Spice Input | \Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\ SubcircuitTRAN.sp   |
| Output        | \Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\ SubcircuitTRAN.out  |

#### **Schematic**



An instance of the subcircuit **NAND** is created in the schematic and labeled **X1**. (To access **NAND** from the main schematic, double-click on the **NAND** item in the Libraries list.)

As discussed in Example 1, symbol properties are used to define component properties such as length and width. This example introduces a new symbol property, SPICE.PARAMETER, which allows parameters to be passed through a hierarchical netlist.

The symbol that represents NAND has the SPICE parameter property **L=NW=PW=** which specifies that the cell properties L, NW, and PW are subcircuit parameters of NAND. The cell also contains the three property definitions L=0.5u, NW=4.0u, and PW=8.0u.

These parameters define properties of all n-channel and p-channel MOSFETS within the subcircuit such that  $\mathbf{L}$  represents the length property of both n- and p-channel MOSFETS,  $\mathbf{NW}$  represents n-channel width and  $\mathbf{PW}$  represents p-channel width.

Attaching these parameters to **NAND** allows component properties within the subcircuit definition to be controlled in the subcircuit call.

#### **T-Spice Input**

```
****** Simulation Settings - General section ******
 .option search="...\Tanner EDA\Tanner Tools v12.6\Libraries\Models"
 .probe
.option probev
.option probei
.lib "Generic_025.lib" TT
*----- Devices: SPICE.ORDER < 0 -----
* Design: AnalysisExamples / Cell: Subcircuit TestBench / View: Main / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: Testbench for subcircuit example
* Date: 7/13/2007 7:59:21 AM
* Revision: 19
****** Subcircuits **********
.subckt NAND A B Out Gnd Vdd L=500n NW=4u PW=8u
*----- Devices: SPICE.ORDER < 0 -----
* Design: AnalysisExamples / Cell: NAND / View: Main / Page:
* Designed by: Tanner EDA Library Development Team
* Organization: Tanner EDA - Tanner Research, Inc.
* Info: 2 input NAND gate
* Date: 7/13/2007 7:59:21 AM
* Revision: 95
*----- Devices: SPICE.ORDER == 0 ------
MP1 Out A Vdd Vdd PMOS W=PW L=L M=2 AS='if(0, (900n*PW+floor(2/2)*1.25u*PW),
(2*900n*PW+(floor(2/2)-1)*1.25u*PW))'PS='if(0, (2*900n+PW+PW*1+floor(2/2)))
2)*2*(1.25u+PW*1)), (2*2*900n+PW+PW*1+(floor(2/2)-1)*2*(1.25u+PW*1)))'
 AD = 'if(0, (900n*PW + floor(2/2)*1.25u*PW), floor(2/2)*1.25u*PW)' PD = 'if(0, (900n*PW + floor(2/2)*1.25u*PW)') PD = 'if(0, (900n*PW + floor(2/2)*1.25u*PW)'
(2*900n+PW+PW*1+floor(2/2)*2*(1.25u+PW*1)), floor(2/2)*2*(1.25u+PW*1))'
MP2 Out B Vdd Vdd PMOS W=PW L=L M=2 AS='if(0, (900n*PW+floor(2/2)*1.25u*PW),
(2*900n*PW+(floor(2/2)-1)*1.25u*PW))'PS='if(0, (2*900n+PW+PW*1+floor(2/2)))
2)*2*(1.25u+PW*1)), (2*2*900n+PW+PW*1+(floor(2/2)-1)*2*(1.25u+PW*1)))'
AD = 'if(0, (900n*PW + floor(2/2)*1.25u*PW), floor(2/2)*1.25u*PW)' PD = 'if(0, (900n*PW + floor(2/2)*1.25u*PW)') PD = 'if(0, (900n*PW + floor(2/2)*1.25u*PW)')
(2*900n+PW+PW*1+floor(2/2)*2*(1.25u+PW*1)), floor(2/2)*2*(1.25u+PW*1))
MN1 Out A 1 0 NMOS W=NW L=L AS='if(1, (900n*NW+floor(1/2)*1.25u*NW),
(2*900n*NW+(floor(1/2)-1)*1.25u*NW))' PS='if(1, (2*900n+NW+NW*1+floor(1/2)-1)*1.25u*NW))
2)*2*(1.25u+NW*1)), (2*2*900n+NW+NW*1+(floor(1/2)-1)*2*(1.25u+NW*1)))'
(2*900n+NW+NW*1+floor(1/2)*2*(1.25u+NW*1)), floor(1/2)*2*(1.25u+NW*1))
MN2 1 B Gnd 0 NMOS W=NW L=L AS='if(1, (900n*NW+floor(1/2)*1.25u*NW),
(2*900n*NW+(floor(1/2)-1)*1.25u*NW))' PS='if(1, (2*900n+NW+NW*1+floor(1/2))'
2)*2*(1.25u+NW*1)), (2*2*900n+NW+NW*1+(floor(1/2)-1)*2*(1.25u+NW*1)))'
(2*900n+NW+NW*1+floor(1/2)*2*(1.25u+NW*1)), floor(1/2)*2*(1.25u+NW*1))
 .ends
*----- Devices: SPICE.ORDER == 0 ------
VVin Vin Gnd PULSE(0 Vpwr 0 1n 1n 49n 100n)
XX1 Vin N_1 Out Gnd Vdd NAND L=500n NW=4u PW=8u
VVb N_1 Gnd DC 5
VVpower Vdd Gnd DC Vpwr
*----- Devices: SPICE.ORDER > 0 -----
.PRINT TRAN V(Out)
.PRINT TRAN V(Vin)
```

```
.PRINT TRAN V(X1/1)

******* Simulation Settings - Analysis section ******
.tran 250p 300n

******** Simulation Settings - Additional SPICE commands ******
.end
```

Subcircuits are defined by blocks of device statements bracketed with the .SUBCKT and .ENDS commands, and *instanced* by statements beginning with the key letter **X**.

The .SUBCKT command includes the name of the subcircuit being defined (NAND), a list of terminals, and three subcircuit parameters. The *terminals* do not have a predefined order, but whatever order is used in the definition must be used in instances. *Parameters* can be written in any order in both the definition and the instances. If a parameter value is not specified in the instance the value in the definition is used as the default.

Within the subcircuit definition, four MOSFETs are defined in the usual manner—and in these statements the order of terminals *is* important: drain–gate–source–bulk. Node **1** is the source of transistor **MN1** and the drain of transistor **MN2**. Subcircuit parameters, enclosed by single quotes, are used in place of numerical values.

After the subcircuit is defined, you can create an instance of the subcircuit. The instance statement begins with the key letter  $\mathbf{X}$ . The name of the instance, by which it is to be identified in the rest of the input file, is  $\mathbf{X1}$  (not "XX1.")

The list of terminals in the instance statement must have the same order as on the first line of the subcircuit definition so that **A B Out Gnd** in the definition corresponds to **Vin N\_1 OUT Gnd** in the instance. The next argument of the instance statement is the original subcircuit name **NAND**.

The default subcircuit parameter values, as specified by the definition, are overridden by instance-specific value assignments, which can appear in any order. Any parameters omitted from the instance statement retains its default value.

A standard DC operating point calculation (.OP) analysis is carried out on this circuit, with a duration of 300 nanoseconds and a maximum timestep of 250 picoseconds. The .param command sets the initial node voltages to 3.3 volts. The .PRINT command reports simulation results for the voltages at nodes Vin, OUT, and X1/N\_1.

## Output



## **Example 6: Transient Analysis—CMOS D-Latch**

Transient analysis on a CMOS static D-latch demonstrates the analog D-latch characteristics of a digital circuit. The circuit has four inverters and four transmission gates.

Schematic ...\Tanner EDA\Tanner Tools v12.6\T-Spice\AnalysisExamples\
DLatch\_Testbench ...\Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\

**DLatchTRAN.sp** 

Output ...\Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\

**DLatchTRAN.out** 

#### **Schematic**



#### **T-Spice Input**

```
****** Simulation Settings - Parameters and SPICE Options ********
.param Vpwr = 3.3v
.option NUMDGT = 2
*----- Devices: SPICE.ORDER == 0 ------
VVdd Vdd Gnd DC Vpwr
VVData Data Gnd BIT({1000} PW=16n ON=Vpwr RT=500p FT=500p LT=15.5n
   HT=15.5n)
VVPhi1 Phi1 Gnd BIT({0011} PW=8n ON=Vpwr RT=500p FT=500p LT=7.5n HT=7.5n)
VVPhi2 Phi2 Gnd BIT({1100} PW=8n ON=Vpwr RT=500p FT=500p LT=7.5n HT=7.5n)
XX1 O Data Phi1 Phi2 Gnd Vdd DLatch
*----- Devices: SPICE.ORDER > 0 -----
.PRINT TRAN V(Q)
.PRINT TRAN V(X1/a1)
.PRINT TRAN V(X1/a3)
.PRINT TRAN V(X1/a5)
.PRINT TRAN V(Data)
.PRINT TRAN V(Phi1)
.PRINT TRAN V(Phi2)
****** Simulation Settings - Analysis section *******
.op
```

```
.tran 75ps 300ns

******* Simulation Settings - Additional SPICE commands *******
.end
```

Voltage source **VDD** sets the voltage between power and ground to the **Vpwr** parameter value of 3.3 volts.

The next three statements beginning with **V** define voltage sources for custom input waveforms. Following each voltage source name are the names of the input nodes (Data, Phi1, Phi2) and the type of waveform. Here, however, not piecewise linear but rather *bit* waveforms are used. Following the keyword **BIT** in parentheses are parameters specifying the waveform characteristics. The four-digit sequence in braces { } specifies the sequence of the wave's states (either 1, "on," or 0, "off"). This sequence will be repeated until the simulation is complete. The pulse widths (**PW**) are 16, 8 and 8 nanoseconds, respectively. The **OFF** voltage is zero, the **ON** voltage is 3.3 volts, the rise (**RT**) and fall (**FT**) times are each 500 picoseconds, and the low time (**LT**) and high time (**HT**) are both 7.5 nanoseconds.

The .TRAN command instructs T-Spice to perform a 300-nanosecond simulation while printing node voltages at least every 75 picoseconds.

The .PRINT commands write simulation results for the voltages at each of seven nodes to the specified file.

#### **Output**

The following chart shows the seven output voltages measured during simulation, plotted across time. The chart is expanded and the traces are displayed in the same order in which they were loaded. Traces can be loaded or unloaded on a chart using Chart > Options—Format in W-Edit. Note that when a trace is added to an existing chart, scaling of the axes is not automatically updated. To rescale the axes for optimal display, you can use the **HOME** key. Select Chart > Options—Axes to choose appropriate spacing of the major and minor tick marks.



## **Example 7: Transient Analysis, Powerup Mode**

Some circuits do not have a DC steady state or "quiescent" point. Because such circuits are constantly fluctuating with time, finding the starting point for their simulation is difficult. More precisely, the challenge is to define the initial state of a circuit which has no definite DC steady-state condition. This is done in T-Spice with the **powerup** option of the .tran command. The **powerup** option essentially sets the entire circuit to zero for time equal to zero. As the simulation proceeds, the voltage sources are allowed to ramp up to their specified values.

The ring oscillator is an example of such a time-dependent circuit.

Schematic

...\Tanner EDA\Tanner Tools v12.6\T-Spice\AnalysisExamples\
RingOscillator\_TestBench

T-Spice Input

...\Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\
RingOscillatorTRAN.sp

Output

...\Tanner EDA\Tanner Tools v12.6\T-Spice\SimulationResults\
RingOscillatorTRAN.out

#### **Schematic**



#### **T-Spice Input**

```
********** Subcircuits *********

.subckt INV A Out Gnd Vdd

*------ Devices: SPICE.ORDER < 0 ------

* Design: LogicGates / Cell: INV / View: Main / Page:

* Designed by: Tanner EDA Library Development Team

* Organization: Tanner EDA - Tanner Research, Inc.

* Info: Inverter

* Date: 6/13/2007 2:17:11 PM

* Revision: 55

*------ Devices: SPICE.ORDER == 0 ------

MP1 Out A Vdd Vdd PMOS W=2.5u L=250n M=2 AS=4.5p PS=13.6u AD=3.125p PD=7.5u

MN1 Out A Gnd 0 NMOS W=2.5u L=250n AS=2.25p PS=6.8u AD=2.25p PD=6.8u
.ends
```

```
.subckt RingOscillator a7 Gnd Vdd
*----- Devices: SPICE.ORDER < 0 -----
* Design: AnalysisExamples / Cell: RingOscillator / View: Flat / Page:
* Designed by:
* Organization:
* Info:
* Date: 7/13/2007 7:59:21 AM
* Revision: 24
*----- Devices: SPICE.ORDER == 0 ------
CC1 al Gnd Cap
CC2 a2 Gnd Cap
CC3 a3 Gnd Cap
CC4 a4 Gnd Cap
CC5 a7 Gnd Cap
CC6 a6 Gnd Cap
CC7 a5 Gnd Cap
XX1 a7 a1 Gnd Vdd INV
XX2 a1 a2 Gnd Vdd INV
XX3 a2 a3 Gnd Vdd INV
XX4 a3 a4 Gnd Vdd INV
XX5 a4 a5 Gnd Vdd INV
XX6 a5 a6 Gnd Vdd INV
XX7 a6 a7 Gnd Vdd INV
****** Simulation Settings - Parameters and SPICE Options *******
.param Vpwr = 3.3v
.param Cap = 0.8pF
*----- Devices: SPICE.ORDER == 0 ------
XX1 Out Gnd Vdd RingOscillator
VVpower Vdd Gnd DC Vpwr
*----- Devices: SPICE.ORDER > 0 -----
.PRINT TRAN V(Out)
.MEASURE TRAN PulseWidth<s> TRIG V(Out) VAL='Vpwr/2.0' TD='102n' RISE='1'
   TARG V(Out) VAL='Vpwr/2.0' TD='102n+2n*Cap/0.2p' FALL='1' ON
.MEASURE TRAN MeasureFrequency_1_Period TRIG V(Out) VAL='Vpwr/2.0' TD='100n'
   RISE='1' TARG V(Out) VAL='Vpwr/2.0' TD='100n' RISE='1+1' OFF
.MEASURE TRAN Frequency<Hz> PARAM='1.0/MeasureFrequency 1 Period*1' ON
.MEASURE TRAN RiseDelay_MeasureDelay_1 TRIG v(Out) VAL='(Vpwr-0)*50/100+0'
   TD='103n' RISE=1 TARG v(XX1.a1) VAL='(Vpwr-0)*50/100+0' TD='103n' FALL=1
   OFF
.MEASURE TRAN FallDelay_MeasureDelay_1 TRIG v(Out) VAL='(Vpwr-0)*50/100+0'
   TD='103n' FALL=1 TARG v(XX1.a1) VAL='(Vpwr-0)*50/100+0' TD='103n' RISE=1
   OFF
.MEASURE TRAN InverterDelay<s>
   PARAM='(RiseDelay_MeasureDelay_1+FallDelay_MeasureDelay_1)/2.0' ON
****** Simulation Settings - Analysis section *******
.tran/Powerup 100ps 400ns
.step lin Cap 0.2pF 1.0pF 0.2pF
****** Simulation Settings - Additional SPICE commands *******
.OPTIONS POWERUPLEN=10ns
.end
```

A subcircuit named **INV** is defined with two terminals. Seven instances of the subcircuit, labeled **X1** through **X7**, are defined next. The output of each inverter is connected to the input of the next in the ring.

The **POWERUP** option of the **.TRAN** command eliminates the DC convergence problem for unstable circuits. If the **POWERUP** option were not specified, then T-Spice would try to calculate a DC operating point, which would lead to problems for this oscillator.

This simulation example also introduces two of the more powerful advanced features of T-Spice: parameter sweeping and the **.measure** command.

A parameter sweep is defined in the T-Spice simulation setup in which the capacitor value is varied in a linear sweep from 200 femto-Farads to 1000 femto-Farads in increments of 200. This results in 5 sets of simulation results being generated, one for each capacitor value.

|  | Parameter Sweep                                                    |                            |  |
|--|--------------------------------------------------------------------|----------------------------|--|
|  | Parameter 1 Sweep Definition (swept for each value of Parameter 2) |                            |  |
|  | Parameter 1                                                        | Cap                        |  |
|  | Start Value                                                        | 0.2pF                      |  |
|  | Stop Value                                                         | 1.0pF                      |  |
|  | Step                                                               | 0.2pF                      |  |
|  | Sweep Type                                                         | lin                        |  |
|  | Parameter 2 Sweep Definition (swept for                            | each value of Parameter 3) |  |
|  | Parameter 2                                                        |                            |  |
|  | Start Value                                                        |                            |  |
|  | Stop Value                                                         |                            |  |
|  |                                                                    |                            |  |

The .measure command is a tool for capturing and summarizing the electrical behavior of a circuit. Information such as delay, rise and fall times, minimum and maximum signal values, and a host of other computed results can be acquired with these measurements. Three measurements are computed in this example, the frequency, pulsewidth, and delay. Since the simulation also includes a parameter sweep, a separate set of measurement values will be computed for each parameter value (capacitance), and displayed in a summary table at the end of the simulation log.

```
Timestep and integration options:
     poweruplen = 1e-008
General options:
      search = Y:\MyDocuments\doc\TannerToolsShippingFiles\Libraries\Models\
Device and node counts:
           MOSFETs - 14
                                       MOSFET geometries - 2
              BJTs - 0
                                                   JFETs - 0
           MESFETs - 0
                                                  Diodes - 0
         Capacitors - 7
                                               Resistors - 0
          Inductors - 0
                                        Mutual inductors - 0
                            Coupled transmission lines - 0
 Transmission lines - 0
    Voltage sources - 1
                                          Current sources - 0
              VCVS - 0
                                                    VCCS - 0
                                                    CCCS - 0
              CCVS - 0
                                        I-control switch - 0
   V-control switch - 0
     Macro devices - 0
                             External C model instances - 0
       Subcircuits - 0
                              Subcircuit instances - 8
  Independent nodes - 7
                                          Boundary nodes - 2
       Total nodes - 9
Measurement result summary - Cap=2e-013
   PulseWidth < s > = 1.8737e - 009
   Frequency<Hz> = 2.6676e+008
   InverterDelay<s> = 2.6770e-010
Measurement result summary - Cap=4e-013
   PulseWidth < s > = 3.4034e - 009
   Frequency<Hz> = 1.4679e+008
   InverterDelay<s> = 4.8660e-010
```

T-Spice 12 Examples 29

Measurement result summary - Cap=6e-013

```
PulseWidth < s > = 4.9330e - 009
   Frequency<Hz> = 1.0125e+008
   InverterDelay<s> = 7.0577e-010
Measurement result summary - Cap=8e-013
  PulseWidth<s> = 6.4560e-009
Frequency<Hz> = 7.7348e+007
   InverterDelay<s> = 9.2365e-010
Measurement result summary - Cap=1e-012
  PulseWidth < s > = 7.9797e - 009
  Frequency<Hz> = 6.2583e+007
   InverterDelay<s> = 1.1416e-009
* SIMULATION STATISTICS:
   DC operating point
     Total DC operating points
                                      = 0
     Total Newton iterations
                                        = 0
     Total Current evaluations
   Transient analysis
                                      = 15503
     Transient timesteps
       ransient timesteps = 15503
= 0
                                      = 0
       Failed timesteps
       Newton non-convergence failures = 0
       Delta voltage (dv) failures = 0
     Newton iterations
                                      = 30171
       Successful Newton iterations = 30171
Failed Newton iterations = 0
     Average Newton iterations/timestep = 1.946
     Average Newton iterations/success = 1.946
     Current evaluations
                                        = 45684
    Total bypass percentage
                                        = 0.0
                            OP
                                        TRAN
   Matrix statistics:
                             0
                                       30171
     Matrix factors
     Matrix solves
                              0
                                      30171
     Size
     Initial elements
                             0
                                           21
                           0
     Final elements
                                        29
                              0
     Fill-ins
                                           8
     Fill-ins
Initial density 0.00%
Final density 0.00%
                                      42.86%
                                        59.18%
   Total current evaluations
                                        = 45684
                                      = 30171
    Total Newton iterations
   Total matrix factorizations
                                      = 30171
   Total matrix-vector solves
                                      = 30171
    Total matrix solve time (seconds) = 0.401
    T-Spice process times
                                       5.27 seconds
       Current evaluations
                                  5.21 seconds
       Jacobian construction
                                        0.64 seconds
       Linear solver
       Residual equations
                                        0.51 seconds
     Newton solver
                                       12.31 seconds
     Transient computations
                                        6.52 seconds
     Overhead
                                        2.69 seconds
     Total
                                        21.53 seconds
```

Parsing 0.43 seconds

| Parameter | Sweep | 19.77 | seconds |
|-----------|-------|-------|---------|
| Overhead  |       | 0.22  | seconds |
|           |       |       |         |
| Total     |       | 20.42 | seconds |

Simulation completed

## Output



# Index

examples

| <b>A</b>                       | AC Analysis, 17–19<br>DC Operating Point Analysis, 5–9 |
|--------------------------------|--------------------------------------------------------|
| AC analysis, 17                | DC Transfer Analysis, 10, 10–13                        |
| .ac command, 17–19             | Subcircuits, 20–23                                     |
| accuracy, 2                    | Transient Analysis, 14–16, 24–26, 29, 31               |
| Advanced Model Package, 2      | Transient Analysis, Powerup Mode, 27–31                |
| analysis<br>AC, 17             | expanding charts, 12                                   |
| DC operating point, 5–9        | export netlist, 6                                      |
| DC transfer, 10                |                                                        |
| transient, 14, 27              | F                                                      |
| attributes                     | Г                                                      |
| defined, 5                     | frequency                                              |
| PARNAM, 20                     | sweeping, 19                                           |
| axes                           |                                                        |
| formatting, 26, 29, 31         | I                                                      |
|                                | ı                                                      |
| Б                              | .ic command, 22                                        |
| В                              | .include command, 7                                    |
| bit keyword, 25                | initial conditions, 22, 27                             |
| bitwise input, 25              | instance                                               |
|                                | subcircuit, 22                                         |
| C                              | K                                                      |
| <b>C</b> , key letter, 7       | <del></del>                                            |
| capacitor, 7                   | key letter, 7                                          |
| charts                         | <b>C</b> , 7                                           |
| expand/collapse operations, 12 | M, 7                                                   |
| new, 25                        | <b>X</b> , 22                                          |
| collapsing charts, 12          |                                                        |
| convergence, 2, 28             | 1                                                      |
|                                |                                                        |
| D                              | lin keyword, 11                                        |
| D                              | logarithmic sweep, 19                                  |
| .dc command, 11                |                                                        |
| DC operating point analysis, 8 | М                                                      |
| dec keyword, 19                |                                                        |
| dialogs                        | M, key letter, 7                                       |
| Simulation Manager, 9          | macromodels, 3                                         |
| Trace Properties, 12, 13       | .model command, 7–8                                    |
| digital circuit example, 24    | model files, 7–8                                       |
| DxDesigner                     | MOSFET                                                 |
| attributes, 5                  | T-Spice definition, 7                                  |
| subcircuits, 20                |                                                        |
| _                              | N                                                      |
| E                              | netlist, exporting, 6                                  |
| ends command 22                |                                                        |

tables, 2, 8

| 0                             | traces                                  |  |  |
|-------------------------------|-----------------------------------------|--|--|
| .op command, 8                | loading, 25                             |  |  |
| output files                  | order of, 25                            |  |  |
| opening, 9                    | properties, 12, 13                      |  |  |
| F8,                           | .tran command, 15                       |  |  |
| _                             | .tran/powerup command, 27–28            |  |  |
| P                             | transfer analysis, 10                   |  |  |
| parameters                    | transient analysis, 24                  |  |  |
| passing through hierarchy, 20 | default mode, 14<br>op mode, 14         |  |  |
| subcircuit, 22                | * · · · · · · · · · · · · · · · · · · · |  |  |
| sweeping, 10–11               | powerup mode, 27, 28                    |  |  |
| PARNAM, 20                    | T-Spice                                 |  |  |
| powerup keyword, 27, 28       | accuracy, 2                             |  |  |
| .print command, 10, 19        | convergence, 2                          |  |  |
| pulse keyword, 15             | speed, 2                                |  |  |
| pulse waveform, 15            |                                         |  |  |
| , ,                           | U                                       |  |  |
| _                             | •                                       |  |  |
| R                             | unstable circuits, 28                   |  |  |
| run simulation, 8             |                                         |  |  |
|                               | V                                       |  |  |
| •                             | variables                               |  |  |
| S                             | sweeping, 10–11                         |  |  |
| simulation commands           | voltage source                          |  |  |
| <b>.ac</b> , 19               | bit, 25                                 |  |  |
| .dc, 11                       | DC, 7                                   |  |  |
| .ends, 22                     | pulse waveform, 15                      |  |  |
| .ic, 22                       | F                                       |  |  |
| .include, 7                   |                                         |  |  |
| <b>.model</b> , 7–8           | W                                       |  |  |
| <b>.op</b> , 8                | W-Edit                                  |  |  |
| <b>.print</b> , 10, 19        | add chart, 25                           |  |  |
| .subckt, 22                   | axes, formatting, 25                    |  |  |
| .tran, 15                     | traces, 12, 13, 25                      |  |  |
| .tran/powerup, 27–28          | 12, 13, 23                              |  |  |
| simulation, running, 8        |                                         |  |  |
| speed, 2                      | X                                       |  |  |
| stability, problems with, 28  | <b>X</b> key letter, 22                 |  |  |
| subcircuit, 20–23             | Rey letter, 22                          |  |  |
| definition, 22                |                                         |  |  |
| described, 20                 |                                         |  |  |
| DxDesigner, 20                |                                         |  |  |
| instance, 22                  |                                         |  |  |
| parameters, 22                |                                         |  |  |
| .subckt command, 22           |                                         |  |  |
| sweeps, 10                    |                                         |  |  |
| frequency, 19                 |                                         |  |  |
| linear, 11                    |                                         |  |  |
| logarithmic, 19               |                                         |  |  |
| symbols attributes, 5, 20     |                                         |  |  |
| autibutes, 3, 20              |                                         |  |  |
|                               |                                         |  |  |
| Т                             |                                         |  |  |

# **Credits**

## **Software Development**

Ken Van de Houten

## **Quality Assurance**

Luba Gromova Ken Van de Houten Lena Neo

### **Documentation**

Judy Bergstresser

Ken Van de Houten

T-Spice 12 Examples Guide 34